Publication
IEEE ITC 2008
Conference paper

Analysis of retention time distribution of embedded DRAM - A new mMethod to characterize across-chip threshold voltage variation

View publication

Abstract

In this paper, we investigate the retention time distribution of IBM's 65nm node embedded DRAM. We demonstrate that subthreshold current is the dominant leakage mechanism that determines data retention time, and the retention distribution can be attributed to array Vt variation. Based on this study, we present a new technique for characterization of across-chip Vt variation. The Vt median value and standard deviation of transfer devices within an eDRAM array are estimated by analyzing the retention characteristics. The evaluation results are confirmed by the parametric test data. The proposed method is fast and can be used to monitor Vt variation in both technology development and manufacture. The impact of array Vt spread on the retention and performance of eDRAM is discussed. ©2008 IEEE.

Date

Publication

IEEE ITC 2008

Authors

Topics

Share