Gel resist processing for submicron CMOS and bipolar circuits
Abstract
A contrast enhancement layer (CEL) process was developed with a commercially available contrast enhancement material on top of a novalac-based resist for use on a 5X i-line stepper. This process extends the resolution capabilities to the 0.5ym range while maintaining vertical resist profiles at all measured dimensions up to 2ym. In comparison to an image reversal process capable of achieving submicron resolution, the CEL process technique has increased resolution, improved control of linewidth bias and exposure latitude, and has an exposure time of one half that of the image reversal process, increasing the throughput in the exposure tool. The CEL process was developed for both submicron CMOS and bipolar circuits. It was used at the emitter level of the bipolar process to pattern emitters of varying sizes down to 0.6ym by 4ym with the required vertical resist profile. The poly level of the submicron CMOS work was patterned using the CEL process with poly gates as small as 0.5ym. It has also been used at the contact hole level of the CMOS work, replacing a two layer resist system. An analysis of optical linewidth measurements from both the CMOS and bipolar circuits will be given. © 1988 SPIE.